

# DATA SHEET

## 74LVC652

Octal transceiver/register with dual  
enable (3-State)

Product specification  
Supercedes data of 1993 Dec 01  
IC24 Data Handbook

1998 Jul 29

## Octal transceiver/register with dual enable (3-State)

74LVC652

**\*FEATURES**

- Wide supply voltage range of 1.2V to 3.6V
- In accordance with JEDEC standard no. 8-1A
- CMOS low power consumption
- Direct interface with TTL levels
- 5 Volt tolerant inputs/outputs, for interfacing with 5 Volt logic

**DESCRIPTION**

The 74LVC652 is a high performance, low-power, low-voltage Si-gate CMOS device, superior to most advanced CMOS compatible TTL families.

Inputs can be driven from either 3.3V or 5.0V devices. In 3-State operation, outputs can handle 5V. This feature allows the use of these devices as translators in a mixed 3.3V/5V environment.

The 74LVC652 consist of 8 non-inverting bus transceiver circuits with 3-State outputs, D-type flip-flops and control circuitry arranged for multiplexed transmission of data directly from the internal registers. Data on the 'A' or 'B' or both buses, will be stored in the internal registers, at the appropriate clock inputs (CPAB or CPBA) regardless of the select inputs (SAB and SBA) or output enable (OEAB and OEBA) control inputs. Depending on the select inputs SAB and SBA data can directly go from input to output (real time mode) or data can be controlled by the clock (storage mode), this is when the OEn inputs this operating mode permits. The output enable inputs OEAB and OEBA determine the operation mode of the transceiver.

When OEAB is LOW, no data transmission from An to Bn is possible and when OEBA is HIGH, there is no data transmission from Bn to An possible. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D-type flip-flops by simultaneously enabling OEAB and OEBA. In this configuration each output reinforces its input.

**QUICK REFERENCE DATA**

GND = 0V;  $T_{amb} = 25^{\circ}\text{C}$ ;  $t_r = t_f \leq 2.5 \text{ ns}$

| SYMBOL            | PARAMETER                               | CONDITIONS                                    | TYPICAL | UNIT |
|-------------------|-----------------------------------------|-----------------------------------------------|---------|------|
| $t_{PHL}/t_{PLH}$ | Propagation delay<br>An to Bn; Bn to An | $C_L = 50\text{pF}$<br>$V_{CC} = 3.3\text{V}$ | 5.0     | ns   |
| $f_{max}$         | Maximum clock frequency                 |                                               | 150     | MHz  |
| $C_I$             | Input capacitance                       |                                               | 5.0     | pF   |
| $C_{PD}$          | Power dissipation capacitance per latch | Notes 1, 2                                    | 45      | pF   |

**NOTES:**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu\text{W}$ )  

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:  
 $f_i$  = input frequency in MHz;  $C_L$  = output load capacitance in pF;  
 $f_o$  = output frequency in MHz;  $V_{CC}$  = supply voltage in V;  
 $\sum (C_L \times V_{CC}^2 \times f_o)$  = sum of the outputs.
2. The condition is  $V_I = \text{GND}$  to  $V_{CC}$ .

**ORDERING AND PACKAGE INFORMATION**

| PACKAGES                    | TEMPERATURE RANGE                              | OUTSIDE NORTH AMERICA | NORTH AMERICA | PKG. DWG. # |
|-----------------------------|------------------------------------------------|-----------------------|---------------|-------------|
| 24-Pin Plastic SO           | $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | 74LVC652 D            | 74LVC652 D    | SOT137-1    |
| 24-Pin Plastic SSOP Type II | $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | 74LVC652 DB           | 74LVC652 DB   | SOT340-1    |
| 24-Pin Plastic TSSOP Type I | $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | 74LVC652 PW           | 4LVC652PW DH  | SOT355-1    |

## Octal transceiver/register with dual enable (3-State)

74LVC652

## PIN CONFIGURATION



## PIN DESCRIPTION

| PIN NUMBER                     | SYMBOL                           | FUNCTION                                             |
|--------------------------------|----------------------------------|------------------------------------------------------|
| 1                              | CP <sub>AB</sub>                 | 'A' to 'B' clock input (LOW-to-HIGH, edge-triggered) |
| 2                              | S <sub>AB</sub>                  | Select 'A' to 'B' source input                       |
| 3                              | OE <sub>AB</sub>                 | Output enable B to A input (active LOW)              |
| 4, 5, 6, 7, 8, 9, 10, 11       | A <sub>0</sub> to A <sub>7</sub> | 'A' data inputs/outputs                              |
| 12                             | GND                              | Ground (0V)                                          |
| 20, 19, 18, 17, 16, 15, 14, 13 | B <sub>0</sub> to B <sub>7</sub> | 'B' data inputs/outputs                              |
| 21                             | OE <sub>BA</sub>                 | Output enable A to B input                           |
| 22                             | S <sub>BA</sub>                  | Select 'B' to 'A' source input                       |
| 23                             | CP <sub>BA</sub>                 | 'B' to 'A' clock input (LOW-to-HIGH, edge-triggered) |
| 24                             | V <sub>CC</sub>                  | Positive supply voltage                              |

## FUNCTION TABLE

| INPUTS           |                  |                  |                  |                 |                 | DATA I/O *                       |                                  | FUNCTION                                             |
|------------------|------------------|------------------|------------------|-----------------|-----------------|----------------------------------|----------------------------------|------------------------------------------------------|
| OE <sub>AB</sub> | OE <sub>BA</sub> | CP <sub>AB</sub> | CP <sub>BA</sub> | S <sub>AB</sub> | S <sub>BA</sub> | A <sub>0</sub> to A <sub>7</sub> | B <sub>0</sub> to B <sub>7</sub> |                                                      |
| L<br>L           | H<br>H           | H or L<br>↑      | H or L<br>↑      | X<br>X          | X<br>X          | input                            | input                            | isolation<br>store A and B data                      |
| X<br>H           | H<br>H           | ↑<br>↑           | H or L<br>↑      | X<br>L          | X<br>X          | input<br>input                   | un *<br>output                   | store A, hold B,<br>store A in both registers        |
| L<br>L           | X<br>L           | H or L<br>↑      | ↑<br>↑           | X<br>X          | X<br>L          | un *<br>output                   | input<br>input                   | hold A, store B,<br>store B in both registers        |
| L<br>L           | L<br>L           | X<br>X           | X<br>H or L      | X<br>X          | L<br>H          | output                           | input                            | real-time B data to A bus<br>stored B data to A bus  |
| H<br>H           | H<br>H           | X<br>H or L      | X<br>X           | L<br>H          | X<br>X          | input                            | output                           | real-time A data to B bus<br>stored A data to B bus  |
| H                | L                | H or L           | H or L           | H               | H               | output                           | output                           | stored A data to B bus and<br>stored B data to A bus |

\* The data output functions may be enabled or disabled by various signals at the OE<sub>AB</sub> and OE<sub>BA</sub> inputs. Data input functions are always enabled, i.e., data at the bus inputs will be stored on every LOW-to-HIGH transition on the clock inputs.

un = unspecified

H = HIGH voltage level

L = LOW voltage level

X = Don't care

↑ = LOW-to-HIGH level transition

## Octal transceiver/register with dual enable (3-State)

74LVC652

## LOGIC SYMBOL



## FUNCTIONAL DIAGRAM



## LOGIC SYMBOL (IEEE/IEC)



## Octal transceiver/register with dual enable (3-State)

74LVC652

## LOGIC DIAGRAM



## Octal transceiver/register with dual enable (3-State)

74LVC652

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL     | PARAMETER                                        | CONDITIONS                                           | LIMITS |          | UNIT |
|------------|--------------------------------------------------|------------------------------------------------------|--------|----------|------|
|            |                                                  |                                                      | MIN    | MAX      |      |
| $V_{CC}$   | DC supply voltage (for max. speed performance)   |                                                      | 2.7    | 3.6      | V    |
|            | DC supply voltage (for low-voltage applications) |                                                      | 1.2    | 3.6      |      |
| $V_I$      | DC input voltage range                           |                                                      | 0      | 5.5      | V    |
| $V_{I/O}$  | DC input voltage range for I/Os                  |                                                      | 0      | $V_{CC}$ | V    |
| $V_O$      | DC output voltage range                          |                                                      | 0      | $V_{CC}$ | V    |
| $T_{amb}$  | Operating free-air temperature range             |                                                      | -40    | +85      | °C   |
| $t_r, t_f$ | Input rise and fall times                        | $V_{CC} = 1.2$ to $2.7V$<br>$V_{CC} = 2.7$ to $3.6V$ | 0      | 20       | ns/V |
|            |                                                  |                                                      | 0      | 10       |      |

ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

In accordance with the Absolute Maximum Rating System (IEC 134)

Voltages are referenced to GND (ground = 0V)

| SYMBOL            | PARAMETER                                                                                                | CONDITIONS                                                                           | RATING                | UNIT |
|-------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------|------|
| $V_{CC}$          | DC supply voltage                                                                                        |                                                                                      | -0.5 to +4.6          | V    |
| $I_{IK}$          | DC input diode current                                                                                   | $V_I < 0$                                                                            | -50                   | mA   |
| $V_I$             | DC input voltage                                                                                         | Note 2                                                                               | -0.5 to +5.5          | V    |
| $I_{OK}$          | DC output diode current                                                                                  | $V_O > V_{CC}$ or $V_O < 0$                                                          | ± 50                  | mA   |
| $V_{I/O}$         | DC output voltage; output HIGH or LOW                                                                    | Note 2                                                                               | -0.5 to $V_{CC}$ +0.5 | V    |
|                   | DC input voltage; output 3-State                                                                         | Note 2                                                                               | -0.5 to $V_{CC}$ +0.5 | V    |
| $I_O$             | DC output diode current                                                                                  | $V_O = 0$ to $V_{CC}$                                                                | ± 50                  | mA   |
| $I_{GND}, I_{CC}$ | DC $V_{CC}$ or GND current                                                                               |                                                                                      | ± 100                 | mA   |
| $T_{stg}$         | Storage temperature range                                                                                |                                                                                      | -65 to +150           | °C   |
| $P_{TOT}$         | Power dissipation per package<br>– plastic mini-pack (SO)<br>– plastic shrink mini-pack (SSOP and TSSOP) | above +70°C derate linearly with 8 mW/K<br>above +60°C derate linearly with 5.5 mW/K | 500<br>500            | mW   |

## NOTES:

1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

## Octal transceiver/register with dual enable (3-State)

74LVC652

## DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions voltages are referenced to GND (ground = 0V)

| SYMBOL                             | PARAMETER                                         | TEST CONDITIONS                                                                                            | LIMITS                |                  |       | UNIT |    |
|------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------|------------------|-------|------|----|
|                                    |                                                   |                                                                                                            | Temp = -40°C to +85°C |                  |       |      |    |
|                                    |                                                   |                                                                                                            | MIN                   | TYP <sup>1</sup> | MAX   |      |    |
| V <sub>IH</sub>                    | HIGH level Input voltage                          | V <sub>CC</sub> = 1.2V                                                                                     | V <sub>CC</sub>       |                  |       | V    |    |
|                                    |                                                   | V <sub>CC</sub> = 2.7 to 3.6V                                                                              | 2.0                   |                  |       |      |    |
| V <sub>IL</sub>                    | LOW level Input voltage                           | V <sub>CC</sub> = 1.2V                                                                                     |                       |                  | GND   | V    |    |
|                                    |                                                   | V <sub>CC</sub> = 2.7 to 3.6V                                                                              |                       |                  | 0.8   |      |    |
| V <sub>OH</sub>                    | HIGH level output voltage                         | V <sub>CC</sub> = 2.7V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; I <sub>O</sub> = -12mA       | V <sub>CC</sub> - 0.5 |                  |       | V    |    |
|                                    |                                                   | V <sub>CC</sub> = 3.0V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; I <sub>O</sub> = -100μA      | V <sub>CC</sub> - 0.2 | V <sub>CC</sub>  |       |      |    |
|                                    |                                                   | V <sub>CC</sub> = 3.0V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; I <sub>O</sub> = -18mA       | V <sub>CC</sub> - 0.6 |                  |       |      |    |
|                                    |                                                   | V <sub>CC</sub> = 3.0V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; I <sub>O</sub> = -24mA       | V <sub>CC</sub> - 0.8 |                  |       |      |    |
| V <sub>OL</sub>                    | LOW level output voltage                          | V <sub>CC</sub> = 2.7V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; I <sub>O</sub> = 12mA        |                       |                  | 0.40  | V    |    |
|                                    |                                                   | V <sub>CC</sub> = 3.0V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; I <sub>O</sub> = 100μA       |                       | GND              | 0.20  |      |    |
|                                    |                                                   | V <sub>CC</sub> = 3.0V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; I <sub>O</sub> = 24mA        |                       |                  | 0.55  |      |    |
| I <sub>I</sub>                     | Input leakage current                             | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = 5.5V or GND                                                       | Not for I/O pins      |                  | ± 0.1 | ± 5  | μA |
| I <sub>IHZ</sub> /I <sub>ILZ</sub> | Input current for common I/O pins                 | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = 5.5V or GND                                                       |                       |                  | ± 0.1 | ± 15 | μA |
| I <sub>OZ</sub>                    | 3-State output OFF-state current                  | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ; V <sub>O</sub> = 5.5V or GND |                       |                  | 0.1   | ± 10 | μA |
| I <sub>OFF</sub>                   | Power off leakage current                         | V <sub>CC</sub> = 0.0V; V <sub>I</sub> = 5.5V; V <sub>O</sub> = 5.5V                                       |                       |                  | 0.1   | ± 10 | μA |
| I <sub>CC</sub>                    | Quiescent supply current                          | V <sub>CC</sub> = 3.6V; V <sub>I</sub> = V <sub>CC</sub> or GND; I <sub>O</sub> = 0                        |                       |                  | 0.1   | 10   | μA |
| ΔI <sub>CC</sub>                   | Additional quiescent supply current per input pin | V <sub>CC</sub> = 2.7V to 3.6V; V <sub>I</sub> = V <sub>CC</sub> - 0.6V; I <sub>O</sub> = 0                |                       |                  | 5     | 500  | μA |

## NOTES:

1. All typical values are at V<sub>CC</sub> = 3.3V and T<sub>amb</sub> = 25°C.

## Octal transceiver/register with dual enable (3-State)

74LVC652

## AC CHARACTERISTICS

GND = 0 V;  $t_r = t_f \leq 2.5$  ns;  $C_L = 50$  pF

| SYMBOL                             | PARAMETER                                                                                | WAVEFORM     | LIMITS                        |                  |     |                        |     |                        |     | UNIT |  |
|------------------------------------|------------------------------------------------------------------------------------------|--------------|-------------------------------|------------------|-----|------------------------|-----|------------------------|-----|------|--|
|                                    |                                                                                          |              | V <sub>CC</sub> = 3.3V ± 0.3V |                  |     | V <sub>CC</sub> = 2.7V |     | V <sub>CC</sub> = 1.2V |     |      |  |
|                                    |                                                                                          |              | MIN                           | TYP <sup>1</sup> | MAX | MIN                    | MAX | MIN                    | TYP |      |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay An to B <sub>n</sub> , B <sub>n</sub> to An                            | Figures 1, 5 | 1.5                           | 4.6              | 7.9 | 1.5                    | 9.2 | 1.5                    | 24  | ns   |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay CP <sub>AB</sub> , CP <sub>BA</sub> to B <sub>n</sub> , A <sub>n</sub> | Figures 2, 5 | 1.5                           | 5.2              | 8.9 | 1.5                    | 11  | 1.5                    | 26  | ns   |  |
| t <sub>PHL</sub> /t <sub>PLH</sub> | Propagation delay S <sub>AB</sub> , S <sub>BA</sub> to B <sub>n</sub> , A <sub>n</sub>   | Figures 3, 5 | 1.5                           | 5.2              | 8.8 | 1.5                    | 11  | 1.5                    | 27  | ns   |  |
| t <sub>PZH</sub> /t <sub>PZL</sub> | 3-State output enable time OE <sub>AB</sub> to B <sub>n</sub>                            | Figures 4, 5 | 1.5                           | 4.8              | 8.0 | 1.5                    | 10  | 1.5                    | 20  | ns   |  |
| t <sub>PHZ</sub> /t <sub>PZL</sub> | 3-State output disable time OE <sub>AB</sub> to B <sub>n</sub>                           | Figures 4, 5 | 1.5                           | 4.4              | 8.0 | 1.5                    | 10  | 1.5                    | 10  | ns   |  |
| t <sub>PHZ</sub> /t <sub>PZL</sub> | 3-State output enable time OE <sub>BA</sub> to A <sub>n</sub>                            | Figures 4, 5 | 1.5                           | 4.8              | 8.0 | 1.5                    | 10  | 1.5                    | 20  | ns   |  |
| t <sub>PHZ</sub> /t <sub>PZL</sub> | 3-State output disable time OE <sub>BA</sub> to A <sub>n</sub>                           | Figures 4, 5 | 1.5                           | 4.4              | 8.0 | 1.5                    | 10  | 1.5                    | 10  | ns   |  |
| t <sub>W</sub>                     | Clock pulse width HIGH or LOW CP <sub>AB</sub> or CP <sub>BA</sub>                       | Figures 4, 5 | —                             | 3.0              | —   | 3.0                    | —   | —                      | —   | ns   |  |
| t <sub>su</sub>                    | Set-up time An, B <sub>n</sub> to CP <sub>AB</sub> , CP <sub>BA</sub>                    | Figure 2     | 1.5                           | 0.5              | —   | 1.5                    | —   | —                      | —   | ns   |  |
| t <sub>h</sub>                     | Hold time An, B <sub>n</sub> to CP <sub>AB</sub> , CP <sub>BA</sub>                      | Figure 2     | 1.0                           | 0                | —   | 1.0                    | —   | —                      | —   | ns   |  |
| f <sub>max</sub>                   | Maximum clock pulse frequency                                                            | Figure 2     | 7.5                           | 150              | —   | —                      | —   | —                      | —   | MHz  |  |

## NOTE:

1. These typical values are at V<sub>CC</sub> = 3.3V and T<sub>amb</sub> = 25°C.

## AC WAVEFORMS

V<sub>M</sub> = 1.5V at V<sub>CC</sub> ≥ 2.7VV<sub>M</sub> = 0.5V \* V<sub>CC</sub> at V<sub>CC</sub> < 2.7VV<sub>OL</sub> and V<sub>OH</sub> are the typical output voltage drop that occur with the output load.V<sub>X</sub> = V<sub>OL</sub> + 0.3V at V<sub>CC</sub> ≥ 2.7VV<sub>X</sub> = V<sub>OL</sub> + 0.1V<sub>CC</sub> at V<sub>CC</sub> < 2.7VV<sub>Y</sub> = V<sub>OH</sub> - 0.3V at V<sub>CC</sub> ≥ 2.7VV<sub>Y</sub> = V<sub>OH</sub> - 0.1V<sub>CC</sub> at V<sub>CC</sub> < 2.7VFigure 1. Input An, B<sub>n</sub> to output B<sub>n</sub>, A<sub>n</sub> propagation delays.Figure 2. A<sub>n</sub>, B<sub>n</sub> to CP<sub>AB</sub>, CP<sub>BA</sub> set-up and hold times, clock CP<sub>AB</sub>, CP<sub>BA</sub> pulse width, maximum clock pulse frequency and the CP<sub>AB</sub>, CP<sub>BA</sub> to output B<sub>n</sub>, A<sub>n</sub> propagation delays.

## Octal transceiver/register with dual enable (3-State)

74LVC652

## AC WAVEFORMS (Continued)

 $V_M = 1.5V$  at  $V_{CC} \geq 2.7V$  $V_M = 0.5V * V_{CC}$  at  $V_{CC} < 2.7V$  $V_{OL}$  and  $V_{OH}$  are the typical output voltage drop that occur with the output load. $V_X = V_{OL} + 0.3V$  at  $V_{CC} \geq 2.7V$  $V_X = V_{OL} + 0.1V_{CC}$  at  $V_{CC} < 2.7V$  $V_Y = V_{OH} - 0.3V$  at  $V_{CC} \geq 2.7V$  $V_Y = V_{OH} - 0.1V_{CC}$  at  $V_{CC} < 2.7V$ Figure 3. Input  $S_{AB}$ ,  $S_{BA}$  to output  $B_n$ ,  $A_n$  propagation delay times.Figure 4. OE inputs ( $OE_{AB}$ ,  $OE_{BA}$ ) to outputs  $A_n$ ,  $B_n$  enable and disable times.

## TEST CIRCUIT



Figure 5. Load circuitry for switching times.

## Octal transceiver/register with dual enable (3-State)

74LVC652

## APPLICATION INFORMATION

Real-time transfer; bus B to bus A



| OE <sub>AB</sub> | OE <sub>BA</sub> | CP <sub>AB</sub> | CP <sub>BA</sub> | S <sub>AB</sub> | S <sub>BA</sub> |
|------------------|------------------|------------------|------------------|-----------------|-----------------|
| L                | L                | X                | X                | X               | L               |

Store A, B or A and B in one register

Real-time transfer; bus A to bus B



| OE <sub>AB</sub> | OE <sub>BA</sub> | CP <sub>AB</sub> | CP <sub>BA</sub> | S <sub>AB</sub> | S <sub>BA</sub> |
|------------------|------------------|------------------|------------------|-----------------|-----------------|
| H                | H                | X                | X                | L               | X               |

Transfer A stored data to B bus or B stored data to A bus or both at the same time



| OE <sub>AB</sub> | OE <sub>BA</sub> | CP <sub>AB</sub> | CP <sub>BA</sub> | S <sub>AB</sub> | S <sub>BA</sub> |
|------------------|------------------|------------------|------------------|-----------------|-----------------|
| X                | H                | ↑                | ↑                | L               | X               |
| L                | X                | X                | ↑                | X               | X               |
| L                | H                | ↑                | ↑                | X               | X               |

Store bus A in both registers or store bus B in both registers



| OE <sub>AB</sub> | OE <sub>BA</sub> | CP <sub>AB</sub> | CP <sub>BA</sub> | S <sub>AB</sub> | S <sub>BA</sub> |
|------------------|------------------|------------------|------------------|-----------------|-----------------|
| H                | H                | H or L           | X                | H               | X               |
| L                | L                | X                | H or L           | X               | H               |
| H                | L                | H or L           | H or L           | H               | H               |

Isolation



| OE <sub>AB</sub> | OE <sub>BA</sub> | CP <sub>AB</sub> | CP <sub>BA</sub> | S <sub>AB</sub> | S <sub>BA</sub> |
|------------------|------------------|------------------|------------------|-----------------|-----------------|
| H                | H                | ↑                | ↑                | L               | X               |
| L                | L                | ↑                | ↑                | X               | L               |



| OE <sub>AB</sub> | OE <sub>BA</sub> | CP <sub>AB</sub> | CP <sub>BA</sub> | S <sub>AB</sub> | S <sub>BA</sub> |
|------------------|------------------|------------------|------------------|-----------------|-----------------|
| L                | H                | H or L           | H or L           | X               | X               |

## Octal transceiver/register with dual enable (3-State)

74LVC652

SO24: plastic small outline package; 24 leads; body width 7.5 mm

SOT137-1



## DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max.     | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | c              | D <sup>(1)</sup> | E <sup>(1)</sup> | e     | H <sub>E</sub> | L     | L <sub>p</sub> | Q              | v    | w    | y     | z <sup>(1)</sup> | θ        |
|--------|---------------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----------|
| mm     | 2.65<br>0.10  | 0.30<br>2.25   | 2.45           | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 15.6<br>15.2     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8°<br>0° |
| inches | 0.10<br>0.004 | 0.012<br>0.089 | 0.096          | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.61<br>0.60     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   |          |

## Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      |  | EUROPEAN<br>PROJECTION | ISSUE DATE            |
|--------------------|------------|----------|------|--|------------------------|-----------------------|
|                    | IEC        | JEDEC    | EIAJ |  |                        |                       |
| SOT137-1           | 075E05     | MS-013AD |      |  |                        | -95-01-24<br>97-05-22 |

## Octal transceiver/register with dual enable (3-State)

74LVC652

SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm

SOT340-1



## DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max.   | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | c            | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | H <sub>E</sub> | L    | L <sub>p</sub> | Q          | v   | w    | y   | Z <sup>(1)</sup> | θ        |
|------|-------------|----------------|----------------|----------------|----------------|--------------|------------------|------------------|------|----------------|------|----------------|------------|-----|------|-----|------------------|----------|
| mm   | 2.0<br>0.05 | 0.21<br>1.65   | 1.80           | 0.25           | 0.38<br>0.25   | 0.20<br>0.09 | 8.4<br>8.0       | 5.4<br>5.2       | 0.65 | 7.9<br>7.6     | 1.25 | 1.03<br>0.63   | 0.9<br>0.7 | 0.2 | 0.13 | 0.1 | 0.8<br>0.4       | 8°<br>0° |

## Note

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      |  | EUROPEAN<br>PROJECTION | ISSUE DATE           |
|--------------------|------------|----------|------|--|------------------------|----------------------|
|                    | IEC        | JEDEC    | EIAJ |  |                        |                      |
| SOT340-1           |            | MO-150AG |      |  |                        | 93-09-08<br>95-02-04 |

## Octal transceiver/register with dual enable (3-State)

74LVC652

TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm

SOT355-1



## DIMENSIONS (mm are the original dimensions)

| UNIT | A<br>max.    | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | b <sub>p</sub> | c          | D <sup>(1)</sup> | E <sup>(2)</sup> | e    | H <sub>E</sub> | L   | L <sub>p</sub> | Q          | v   | w    | y   | z <sup>(1)</sup> | θ        |
|------|--------------|----------------|----------------|----------------|----------------|------------|------------------|------------------|------|----------------|-----|----------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.10<br>0.05 | 0.15<br>0.080  | 0.95           | 0.25<br>0.19   | 0.30<br>0.1    | 0.2<br>0.1 | 7.9<br>7.7       | 4.5<br>4.3       | 0.65 | 6.6<br>6.2     | 1.0 | 0.75<br>0.50   | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

## Notes

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| OUTLINE<br>VERSION | REFERENCES |          |      |  | EUROPEAN<br>PROJECTION | ISSUE DATE            |
|--------------------|------------|----------|------|--|------------------------|-----------------------|
|                    | IEC        | JEDEC    | EIAJ |  |                        |                       |
| SOT355-1           |            | MO-153AD |      |  |                        | -93-06-16<br>95-02-04 |

## Octal transceiver/register with dual enable (3-State)

74LVC652

**Data sheet status**

| Data sheet status         | Product status | Definition [1]                                                                                                                                                                                                                                             |
|---------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development    | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                          |
| Preliminary specification | Qualification  | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production     | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                       |

[1] Please consult the most recently issued datasheet before initiating or completing a design.

**Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

**Limiting values definition** — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors  
811 East Arques Avenue  
P.O. Box 3409  
Sunnyvale, California 94088-3409  
Telephone 800-234-7381

© Copyright Philips Electronics North America Corporation 1998  
All rights reserved. Printed in U.S.A.

print code

Document order number:

Date of release: 08-98

9397-750-04517

*Let's make things better.*

Philips  
Semiconductors



**PHILIPS**

Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from :

[www.AllDataSheet.com](http://www.AllDataSheet.com)

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

[www.AllDataSheet.com](http://www.AllDataSheet.com)